Enter your keyword

2-s2.0-84961744711

[vc_empty_space][vc_empty_space]

MASH Delta Sigma ADC layout for dual mode GSM & WLAN application

Christopher C.a, Prabowo A.a, Juliani M.a, Salman A.H.a, Fuad Mas’Ud A.a

a School of Electric Engineering and Informatics Institut Teknologi Bandung, Bandung, Indonesia

[vc_row][vc_column][vc_row_inner][vc_column_inner][vc_separator css=”.vc_custom_1624529070653{padding-top: 30px !important;padding-bottom: 30px !important;}”][/vc_column_inner][/vc_row_inner][vc_row_inner layout=”boxed”][vc_column_inner width=”3/4″ css=”.vc_custom_1624695412187{border-right-width: 1px !important;border-right-color: #dddddd !important;border-right-style: solid !important;border-radius: 1px !important;}”][vc_empty_space][megatron_heading title=”Abstract” size=”size-sm” text_align=”text-left”][vc_column_text]© 2015 IEEE.Analog to Digital Converter (ADC) is a component which transforms analog signals into digital signals. This paper focused on designing oversampling ADC with Delta-Sigma modulator which will be used in GSM and WLAN baseband communication system. The proposed Delta-Sigma ADC is divided into three main parts, which are pre-processing, modulator, and post-processing modules. Pre-processing module has important role in converting the input signal, which has continuous value continuous time characteristic, to be discrete time continuous value signal. Modulator is needed to process the signal from pre-processing module to be pulse signal, while post-processing module will convert the pulse signal into digital signal. The pre-processing part is implemented by sample and hold circuit. Modulator is designed using cascaded modulator topology – a number of four modulators are cascaded with MASH 2-1-1-1 configuration. Each modulator’s block has feedback topology with 1-bit quantizer and works in discrete time domain. Hence, ADC system is implemented in layout of 180 nm technology, which consists of OTA, capacitor, comparator, and digital logic circuit. Decimation Filter of 5-stage CIC filter is needed for the implementation of postprocessing module.[/vc_column_text][vc_empty_space][vc_separator css=”.vc_custom_1624528584150{padding-top: 25px !important;padding-bottom: 25px !important;}”][vc_empty_space][megatron_heading title=”Author keywords” size=”size-sm” text_align=”text-left”][vc_column_text]Analog to digital converters,Baseband communication,CIC filters,Delta sigma modulator,Delta-sigma ADC,Digital logic circuit,MASH,Sample-and-hold circuits[/vc_column_text][vc_empty_space][vc_separator css=”.vc_custom_1624528584150{padding-top: 25px !important;padding-bottom: 25px !important;}”][vc_empty_space][megatron_heading title=”Indexed keywords” size=”size-sm” text_align=”text-left”][vc_column_text]CIC Filter,Delta Sigma ADC,MASH,OTA[/vc_column_text][vc_empty_space][vc_separator css=”.vc_custom_1624528584150{padding-top: 25px !important;padding-bottom: 25px !important;}”][vc_empty_space][megatron_heading title=”Funding details” size=”size-sm” text_align=”text-left”][vc_column_text][/vc_column_text][vc_empty_space][vc_separator css=”.vc_custom_1624528584150{padding-top: 25px !important;padding-bottom: 25px !important;}”][vc_empty_space][megatron_heading title=”DOI” size=”size-sm” text_align=”text-left”][vc_column_text]https://doi.org/10.1109/ICEEI.2015.7352463[/vc_column_text][/vc_column_inner][vc_column_inner width=”1/4″][vc_column_text]Widget Plumx[/vc_column_text][/vc_column_inner][/vc_row_inner][/vc_column][/vc_row][vc_row][vc_column][vc_separator css=”.vc_custom_1624528584150{padding-top: 25px !important;padding-bottom: 25px !important;}”][/vc_column][/vc_row]