[vc_empty_space][vc_empty_space]
An emulation of transparent interface design based on TCP/IP implemented onto FPGA of an Altera Nios® Board
Silitonga A.a,b, Hutabarat M.b
a Study Program of Electrical Engineering, President University, Bekasi, 17550, Indonesia
b School of Electrical Engineering and Informatics, Institut Teknologi Bandung, Bandung, 40132, Indonesia
[vc_row][vc_column][vc_row_inner][vc_column_inner][vc_separator css=”.vc_custom_1624529070653{padding-top: 30px !important;padding-bottom: 30px !important;}”][/vc_column_inner][/vc_row_inner][vc_row_inner layout=”boxed”][vc_column_inner width=”3/4″ css=”.vc_custom_1624695412187{border-right-width: 1px !important;border-right-color: #dddddd !important;border-right-style: solid !important;border-radius: 1px !important;}”][vc_empty_space][megatron_heading title=”Abstract” size=”size-sm” text_align=”text-left”][vc_column_text]© 2015 IEEE.A TCP/IP-based interface design has been designed, and the interface can process data based on the Ethernet IEEE 802.3 Standard. This interface is able to identify Ethernet Frame IEEE 802.3, Header of LLC 802.2, Header and the Packet Data of IP Datagram. In addition, the interface can perform simple encryption process, and renew FCS (Frame Check Sequence) data of an ethernet frame. After the interface design had been simulated, it was implemented onto Altera Stratix EP1S10F780C6ES FPGA of an Altera Nios® Board. The interface’s synthesis result shows that the interface’s internal frequency is up to 78.01 MHz. Moreover, the implementation result was verified using SignalTap II Logic Analyzer. The interface functions as an emulator properly which can operate in half duplex mode.[/vc_column_text][vc_empty_space][vc_separator css=”.vc_custom_1624528584150{padding-top: 25px !important;padding-bottom: 25px !important;}”][vc_empty_space][megatron_heading title=”Author keywords” size=”size-sm” text_align=”text-left”][vc_column_text]Ethernet frames,IEEE 802.3 standard,Interface designs,Interface functions,Internal frequency,Logic analyzer,Process data,TCP/IP[/vc_column_text][vc_empty_space][vc_separator css=”.vc_custom_1624528584150{padding-top: 25px !important;padding-bottom: 25px !important;}”][vc_empty_space][megatron_heading title=”Indexed keywords” size=”size-sm” text_align=”text-left”][vc_column_text]Altera Nios® Board,Encryption,Ethernet,FPGA,TCP/IP[/vc_column_text][vc_empty_space][vc_separator css=”.vc_custom_1624528584150{padding-top: 25px !important;padding-bottom: 25px !important;}”][vc_empty_space][megatron_heading title=”Funding details” size=”size-sm” text_align=”text-left”][vc_column_text][/vc_column_text][vc_empty_space][vc_separator css=”.vc_custom_1624528584150{padding-top: 25px !important;padding-bottom: 25px !important;}”][vc_empty_space][megatron_heading title=”DOI” size=”size-sm” text_align=”text-left”][vc_column_text]https://doi.org/10.1109/TSSA.2015.7440432[/vc_column_text][/vc_column_inner][vc_column_inner width=”1/4″][vc_column_text]Widget Plumx[/vc_column_text][/vc_column_inner][/vc_row_inner][/vc_column][/vc_row][vc_row][vc_column][vc_separator css=”.vc_custom_1624528584150{padding-top: 25px !important;padding-bottom: 25px !important;}”][/vc_column][/vc_row]