[vc_empty_space][vc_empty_space]
High Speed Full Custom Parallel Multiplier Based on Radix-4 Booth
Arthanto Y.F.a, Ibad S.I.a, Adiono T.a
a School of Electrical Engineering and Informatics, Institut Teknologi Bandung, Bandung, Indonesia
[vc_row][vc_column][vc_row_inner][vc_column_inner][vc_separator css=”.vc_custom_1624529070653{padding-top: 30px !important;padding-bottom: 30px !important;}”][/vc_column_inner][/vc_row_inner][vc_row_inner layout=”boxed”][vc_column_inner width=”3/4″ css=”.vc_custom_1624695412187{border-right-width: 1px !important;border-right-color: #dddddd !important;border-right-style: solid !important;border-radius: 1px !important;}”][vc_empty_space][megatron_heading title=”Abstract” size=”size-sm” text_align=”text-left”][vc_column_text]© 2019 IEEE.Multiplier is one of the most critical block which is extensively used in many digital systems. However, multiplier consumes large chip area and needs long processing time. Therefore, to improve system computational performance, high speed multiplier design is required. Radix-4 booth multiplier has faster processing time than conventional multiplier. This paper proposed a high speed multiplier based on Radix – 4 booth multiplier. The radix-4 booth multiplier is designed with fully combinational parallel architecture to achieve multiplication processing within one clock cycle. The proposed design is a full custom design using 130 nm CMOS technology. The DRC and LVS are used to verify the design. The proposed design layout has dimension of 207.5 μm × 200.005 μm and an area of 41,501.0375 μm2. The worst case delay of this design is 378.74 ns and can be operated at 2.5MHz clock frequency.[/vc_column_text][vc_empty_space][vc_separator css=”.vc_custom_1624528584150{padding-top: 25px !important;padding-bottom: 25px !important;}”][vc_empty_space][megatron_heading title=”Author keywords” size=”size-sm” text_align=”text-left”][vc_column_text]130 nm cmos technologies,Booth algorithm,Booth multipliers,Computational performance,Layout,Multiplier design,Parallel multipliers,Processing time[/vc_column_text][vc_empty_space][vc_separator css=”.vc_custom_1624528584150{padding-top: 25px !important;padding-bottom: 25px !important;}”][vc_empty_space][megatron_heading title=”Indexed keywords” size=”size-sm” text_align=”text-left”][vc_column_text]booth multiplier,Layout,Parallel architecture,Radix-4 booth algorithm[/vc_column_text][vc_empty_space][vc_separator css=”.vc_custom_1624528584150{padding-top: 25px !important;padding-bottom: 25px !important;}”][vc_empty_space][megatron_heading title=”Funding details” size=”size-sm” text_align=”text-left”][vc_column_text][/vc_column_text][vc_empty_space][vc_separator css=”.vc_custom_1624528584150{padding-top: 25px !important;padding-bottom: 25px !important;}”][vc_empty_space][megatron_heading title=”DOI” size=”size-sm” text_align=”text-left”][vc_column_text]https://doi.org/10.1109/ISESD.2019.8909526[/vc_column_text][/vc_column_inner][vc_column_inner width=”1/4″][vc_column_text]Widget Plumx[/vc_column_text][/vc_column_inner][/vc_row_inner][/vc_column][/vc_row][vc_row][vc_column][vc_separator css=”.vc_custom_1624528584150{padding-top: 25px !important;padding-bottom: 25px !important;}”][/vc_column][/vc_row]