Enter your keyword

2-s2.0-85085856736

[vc_empty_space][vc_empty_space]

Fully Combinational 8 × 8 Bits Multiplier Using 130 nm Technology

Tafriyanaa, Sari L.K.a, Adiono T.a

a School of Electrical Engineering and Informatics, Institut Teknologi Bandung, Bandung, Indonesia

[vc_row][vc_column][vc_row_inner][vc_column_inner][vc_separator css=”.vc_custom_1624529070653{padding-top: 30px !important;padding-bottom: 30px !important;}”][/vc_column_inner][/vc_row_inner][vc_row_inner layout=”boxed”][vc_column_inner width=”3/4″ css=”.vc_custom_1624695412187{border-right-width: 1px !important;border-right-color: #dddddd !important;border-right-style: solid !important;border-radius: 1px !important;}”][vc_empty_space][megatron_heading title=”Abstract” size=”size-sm” text_align=”text-left”][vc_column_text]© 2019 IEEE.A multiplier is categorized as the most expensive module in a digital system implementation due to a lot of clock cycles requirement, especially in sequential architecture design. The proposed multiplier design utilized booth multiplier with parallel combinational architecture. The multiplier was designed using 130 nm CMOS technology with full custom layout to achieve area efficiency. The architecture consists of 3 blocks, which are 4 blocks 3-bit encoders, 4 blocks 9-bit decoders, and 3 blocks of 12 bit carry look ahead adders. The verifications were done using DRC (Design Rule Check) and LVS (Layout Versus Schematic). Finally, post layout simulation was done after adding the parasitic information of layout results to check the validity of multiplier functionality, to identify circuit delay, and to measure the maximum frequency. The proposed design successfully operates at 1 MHz with the average delay at 268.210 ns. It is considered as a high-speed component since it utilized combinational architecture, therefore the operation can be done within 1 clock cycle.[/vc_column_text][vc_empty_space][vc_separator css=”.vc_custom_1624528584150{padding-top: 25px !important;padding-bottom: 25px !important;}”][vc_empty_space][megatron_heading title=”Author keywords” size=”size-sm” text_align=”text-left”][vc_column_text]130 nm cmos technologies,Architecture designs,Booth multipliers,Carry look-ahead adder,Design rule checks,Maximum frequency,Multiplier design,Post layout simulation[/vc_column_text][vc_empty_space][vc_separator css=”.vc_custom_1624528584150{padding-top: 25px !important;padding-bottom: 25px !important;}”][vc_empty_space][megatron_heading title=”Indexed keywords” size=”size-sm” text_align=”text-left”][vc_column_text]Booth Multiplier,Combinational,Layout,Schematic[/vc_column_text][vc_empty_space][vc_separator css=”.vc_custom_1624528584150{padding-top: 25px !important;padding-bottom: 25px !important;}”][vc_empty_space][megatron_heading title=”Funding details” size=”size-sm” text_align=”text-left”][vc_column_text][/vc_column_text][vc_empty_space][vc_separator css=”.vc_custom_1624528584150{padding-top: 25px !important;padding-bottom: 25px !important;}”][vc_empty_space][megatron_heading title=”DOI” size=”size-sm” text_align=”text-left”][vc_column_text]https://doi.org/10.1109/ICEEI47359.2019.8988893[/vc_column_text][/vc_column_inner][vc_column_inner width=”1/4″][vc_column_text]Widget Plumx[/vc_column_text][/vc_column_inner][/vc_row_inner][/vc_column][/vc_row][vc_row][vc_column][vc_separator css=”.vc_custom_1624528584150{padding-top: 25px !important;padding-bottom: 25px !important;}”][/vc_column][/vc_row]