Enter your keyword

2-s2.0-84966657016

[vc_empty_space][vc_empty_space]

Architecture and FPGA implementation of LTE PSS and SSS synchronizer

Kurniawan J.a, Ahmadi N.a, Adiono T.a

a Department of Electrical Engineering, School of Electrical Engineering and Informatics, Bandung Institute of Technology, Bandung, 40132, Indonesia

[vc_row][vc_column][vc_row_inner][vc_column_inner][vc_separator css=”.vc_custom_1624529070653{padding-top: 30px !important;padding-bottom: 30px !important;}”][/vc_column_inner][/vc_row_inner][vc_row_inner layout=”boxed”][vc_column_inner width=”3/4″ css=”.vc_custom_1624695412187{border-right-width: 1px !important;border-right-color: #dddddd !important;border-right-style: solid !important;border-radius: 1px !important;}”][vc_empty_space][megatron_heading title=”Abstract” size=”size-sm” text_align=”text-left”][vc_column_text]© 2015 IEEE.This paper presents an architecture of the LTE signal receiver system to acquire the physical cell identity (PCI). The PCI plays an important role to determine other reference signals, which are further used in channel estimation, cell selection/reselection, and handover procedures. The information required to determine the PCI is carried by two LTE synchronization signals: Primary Synchronization Signal (PSS) and Secondary Synchronization Signal (SSS). This paper describes an architecture of PSS and SSS Synchronizer Blocks for LTE-FDD 4G Baseband Receiver System. The synthesis results using Altera Quartus software show that the proposed design of each block consumes 5895 logic gates with the maximum frequency of 114.97 MHz for PSS Synchronizer block and 1332 logic gates with the maximum frequency of 375.09 MHz for SSS Synchronizer block. Both designs have been successfully implemented and verified on Altera DE4 FPGA board.[/vc_column_text][vc_empty_space][vc_separator css=”.vc_custom_1624528584150{padding-top: 25px !important;padding-bottom: 25px !important;}”][vc_empty_space][megatron_heading title=”Author keywords” size=”size-sm” text_align=”text-left”][vc_column_text]Baseband receivers,Cell identity,FPGA implementations,LTE synchronizations,Maximum frequency,Primary synchronization signals (PSS),Reference signals,Synchronization signals[/vc_column_text][vc_empty_space][vc_separator css=”.vc_custom_1624528584150{padding-top: 25px !important;padding-bottom: 25px !important;}”][vc_empty_space][megatron_heading title=”Indexed keywords” size=”size-sm” text_align=”text-left”][vc_column_text]FPGA,Physical Cell Identity LTE,PSS,SSS,Synchronization Signals[/vc_column_text][vc_empty_space][vc_separator css=”.vc_custom_1624528584150{padding-top: 25px !important;padding-bottom: 25px !important;}”][vc_empty_space][megatron_heading title=”Funding details” size=”size-sm” text_align=”text-left”][vc_column_text][/vc_column_text][vc_empty_space][vc_separator css=”.vc_custom_1624528584150{padding-top: 25px !important;padding-bottom: 25px !important;}”][vc_empty_space][megatron_heading title=”DOI” size=”size-sm” text_align=”text-left”][vc_column_text]https://doi.org/10.1109/ISPACS.2015.7432772[/vc_column_text][/vc_column_inner][vc_column_inner width=”1/4″][vc_column_text]Widget Plumx[/vc_column_text][/vc_column_inner][/vc_row_inner][/vc_column][/vc_row][vc_row][vc_column][vc_separator css=”.vc_custom_1624528584150{padding-top: 25px !important;padding-bottom: 25px !important;}”][/vc_column][/vc_row]