Enter your keyword

2-s2.0-85084338682

[vc_empty_space][vc_empty_space]

APSoC Architecture Design of 2.4 GHz ZigBee Baseband Transceiver for IoT Application

Mardiana V.A.a, Adiono T.b, Harimurti S.b, DInata M.M.M.a, Mitayani A.a, Nurkahfi G.N.a

a Research Center for Electronics and Telecommunication, Indonesian Institute of Sciences, Bandung, Indonesia
b University Center of Excellence on Microelectronics, Institut Teknologi Bandung, Bandung, Indonesia

[vc_row][vc_column][vc_row_inner][vc_column_inner][vc_separator css=”.vc_custom_1624529070653{padding-top: 30px !important;padding-bottom: 30px !important;}”][/vc_column_inner][/vc_row_inner][vc_row_inner layout=”boxed”][vc_column_inner width=”3/4″ css=”.vc_custom_1624695412187{border-right-width: 1px !important;border-right-color: #dddddd !important;border-right-style: solid !important;border-radius: 1px !important;}”][vc_empty_space][megatron_heading title=”Abstract” size=”size-sm” text_align=”text-left”][vc_column_text]© 2019 IEEE.The big idea of this research is to build node design for IoT system which will integrates all required sensor and communication protocol in single chip (SoC) so that designing, integrating and also testing node system can be done in easy way. ZigBee offers many advantages to be used in IoT system, therefore in this research ZigBee chosen as communication protocol for this node design. In this paper we present ZigBee baseband transceiver design implemented in an APSoC (All Programmable System on Chip) architecture. ZigBee transceiver is firstly designed in RTL level using VHDL code, then is implemented in APSoC platform. ZigBee-APSoC system runs well with clock frequency source of 50 MHz. Verification test is carried out by comparing the result of HDL simulation in ModelSim simulator software and the output of APSoC system. Final test is conducted by firstly implementing transceiver design in Xilinx® Zynq®-7000 development board and then performing the functional test in some amount of iteration cycles. Performance of APSoC design is then analyzed for several aspects i.e. total bit error, area consumption and power consumption. Based on the final simulation, no error is found. Furthermore, the power consumption of the transmitter is less than 7 mW, while for the receiver is less than 4 mW.[/vc_column_text][vc_empty_space][vc_separator css=”.vc_custom_1624528584150{padding-top: 25px !important;padding-bottom: 25px !important;}”][vc_empty_space][megatron_heading title=”Author keywords” size=”size-sm” text_align=”text-left”][vc_column_text]Architecture designs,Baseband transceiver,Clock frequency,IOT applications,Programmable system on chips,Simulator software,Transceiver design,Verification tests[/vc_column_text][vc_empty_space][vc_separator css=”.vc_custom_1624528584150{padding-top: 25px !important;padding-bottom: 25px !important;}”][vc_empty_space][megatron_heading title=”Indexed keywords” size=”size-sm” text_align=”text-left”][vc_column_text]baseband,IoT,PHY layer,SoC,transceiver,VHDL,ZigBee,Zybo[/vc_column_text][vc_empty_space][vc_separator css=”.vc_custom_1624528584150{padding-top: 25px !important;padding-bottom: 25px !important;}”][vc_empty_space][megatron_heading title=”Funding details” size=”size-sm” text_align=”text-left”][vc_column_text][/vc_column_text][vc_empty_space][vc_separator css=”.vc_custom_1624528584150{padding-top: 25px !important;padding-bottom: 25px !important;}”][vc_empty_space][megatron_heading title=”DOI” size=”size-sm” text_align=”text-left”][vc_column_text]https://doi.org/10.1109/ICRAMET47453.2019.8980407[/vc_column_text][/vc_column_inner][vc_column_inner width=”1/4″][vc_column_text]Widget Plumx[/vc_column_text][/vc_column_inner][/vc_row_inner][/vc_column][/vc_row][vc_row][vc_column][vc_separator css=”.vc_custom_1624528584150{padding-top: 25px !important;padding-bottom: 25px !important;}”][/vc_column][/vc_row]